0000000000812675

AUTHOR

Francisco Gilabert

showing 1 related works from this author

Contrasting topologies for regular interconnection networks under the constraints of nanoscale silicon technology

2010

Nowadays, system designers have adopted Networks-on-Chip as communication infrastructure of general-purpose tile-based Multi-Processor System-on-Chip (MPSoC). Such decision implies that a certain topology has to be selected to efficiently interconnect many cores on the chip. To ease such a choice, the networking literature offers a plethora of works about topology analysis and characterization for the off-chip domain. However, theoretical parameters and many intuitive assumptions of such off-chip networks do not necessarily hold when a topology is laid out on a 2D silicon surface. This is due to the distinctive features of silicon technology design pitfalls. This work is a first milestone t…

010302 applied physicsTopology exploration; Network-on-ChipInterconnectionComputer sciencebusiness.industryDistributed computingLogical topologyTopology explorationTopology (electrical circuits)02 engineering and technologyMPSoCNetwork topology01 natural sciencesPipeline (software)020202 computer hardware & architectureNetwork on a chip0103 physical sciences0202 electrical engineering electronic engineering information engineeringNetwork-on-ChipbusinessDesign technologyComputer network
researchProduct