Search results for "Gate array"

showing 10 items of 185 documents

Backoff Hardware Architecture for Inter-FPGA Traffic Management

2017

International audience; Multi-FPGA platforms are considered to be the mostappropriate experimental way to emulate a large Multi-ProcessorSystem-on-Chip based on a Network-on-Chip. However, theuse of a Network-on-Chip in several FPGAs requires inter-FPGA communication links to replace intra-FPGA links betweenrouters. As the ratio of the logic capacity to the number of IOsonly increases slowly with each generation of FPGA, IOs inFPGA are becoming a scare resource. And as there are morerouters than IOs, using a Network-on-Chip requires sharinginter-FPGA links between routers, and sharing an external linkcan lead to bottlenecks. Here, we evaluate the inter-FPGA trafficmanagement using a backoff…

Pseudorandom number generatorHardware architecturebusiness.industryComputer science020206 networking & telecommunications02 engineering and technology020202 computer hardware & architecture[INFO.INFO-ES] Computer Science [cs]/Embedded SystemsResource (project management)Network on a chipPRNGEmbedded system0202 electrical engineering electronic engineering information engineeringHardware_INTEGRATEDCIRCUITS[INFO.INFO-ES]Computer Science [cs]/Embedded Systems[ INFO.INFO-ES ] Computer Science [cs]/Embedded SystemsRouting (electronic design automation)ArchitecturebusinessField-programmable gate arrayinter-FPGA linkBackOff architectureNoC
researchProduct

Implementation of Universal Digital Architecture using 3D-NoC for Mobile Terminal

2014

International Conference on Control, Decision and Information Technologies (CoDIT), Ecole Natl Ingenieurs Metz, Metz, FRANCE, NOV 03-05, 2014; International audience; The need to integrate multiple wireless communication protocols into a single low-cost flexible hardware platform is prompted by the increasing number of emerging communication protocols and applications in modern embedded systems. So the current challenge is to design of new digital architectures, in addition to its ability to take over of many functions. In this paper we have identified similarities between the despreader units in Rake receiver and the processor element in FFT-SDF (Fast Fourier Transform-Single path Delay Fe…

RTL modelingComputer scienceOrthogonal frequency-division multiplexing[SPI] Engineering Sciences [physics]Common Operators02 engineering and technologyGeneric hardware architecturesFFT- SDF[SPI]Engineering Sciences [physics]Gate arrayVHDL[ SPI ] Engineering Sciences [physics]0202 electrical engineering electronic engineering information engineeringGeneric hardware architectures Rake receiver FFT- SDF Common Operators 3D-Network on chip RTL modelingField-programmable gate arraycomputer.programming_languageVirtexbusiness.industry020208 electrical & electronic engineering020206 networking & telecommunicationsDigital architectureRake receiverComputer architectureEmbedded systemRake receiver3D-Network on chipbusinessCommunications protocolcomputer
researchProduct

Generation of Hardware/Software systems based on CAL dataflow description

2011

International audience; This paper presents a new development of rapid prototyping tools for system design based on data-flow specifications. In this context, the efficiency of tools for the automatic translation from the data-flow programs to C and/or HDL are assessed by means of two design cases. The paper also introduces the new concept of the automatic synthesis of interfaces. Such generic interfaces are implemented by using an embedded microprocessor, which can support a large variety of interfaces already available as native IP libraries in the case of FPGA. The two design cases described here have been developed, tested and validated on different implementation platforms. The results…

Rapid prototypingComputer scienceDataflowImage ProcessingInterface (computing)Context (language use)02 engineering and technologyHardware/Software Co-Design01 natural scienceslaw.inventionDesign MethodologieslawArchitecture0103 physical sciences0202 electrical engineering electronic engineering information engineeringMatching[ INFO.INFO-ES ] Computer Science [cs]/Embedded SystemsField-programmable gate array010302 applied physicsFlexibility (engineering)CALACMHardware/Software020202 computer hardware & architectureAlgorithmMicroprocessorComputer architectureSignal ProcessingHW/SWSystems designinterface[INFO.INFO-ES]Computer Science [cs]/Embedded Systems
researchProduct

Rapid prototyping platform for stream-oriented reconfigurable computing applications

2010

In this paper we present a methodology and tool for rapid prototyping of real time image processing applications. We describe our design flow of multiprocessor system on chip (MPSoC) architectures based on hardware/software components. This methodology provides automated methods to specify, generate the hardware, software, and the architectural interfaces between them. Our methodology starts from system level specification of the application with parallel processes described in C-code. The processes communicate through an abstract channel called streams. We describe also the solution that we proposed to synthesize a custom bus architecture for the reconfigurable computing applications, whic…

Rapid prototypingHardware architectureSoftwareComputer architecturebusiness.industryComputer scienceEmbedded systemComponent-based software engineeringSystem on a chipMPSoCField-programmable gate arraybusinessReconfigurable computingInternational Conference on Computer and Communication Engineering (ICCCE'10)
researchProduct

Fault-Tolerant Application-Specific Topology-Based NoC and Its Prototype on an FPGA

2021

Application-Specific Networks-on-Chips (ASNoCs) are suitable communication platforms for meeting current application requirements. Interconnection links are the primary components involved in communication between the cores of an ASNoC design. The integration density in ASNoC increases with continuous scaling down of the transistor size. Excessive integration density in ASNoC can result in the formation of thermal hotspots, which can cause a system to fail permanently. As a result, fault-tolerant techniques are required to address the permanent faults in interconnection links of an ASNoC design. By taking into account link faults in the topology, this paper introduces a fault-tolerant appli…

RouterGeneral Computer ScienceComputer scienceHeuristic (computer science)Topology (electrical circuits)02 engineering and technologyTopologyNetwork topology01 natural sciencescommunication latencySoftware0103 physical sciences0202 electrical engineering electronic engineering information engineeringGeneral Materials ScienceNetwork-on-ChipField-programmable gate arrayFPGA010302 applied physicsbusiness.industryGeneral EngineeringRing networkFault tolerancefault-toleranceTK1-9971020202 computer hardware & architectureVDP::Teknologi: 500Electrical engineering. Electronics. Nuclear engineeringbusinessspare linkapplication-specific designIEEE Access
researchProduct

A Novel Architecture for Inter-FPGA Traffic Collision Management

2014

International audience; —with the increasing complexity of various communi-cations and applications, Network-On-Chip (NoC) is one of the most efficient communication structures. Multi-FPGA platforms are considered as the most appropriate experimental solutions to emulate a large size of MPSoCs (Multi-Processor System-on-Chip) based on a NoC. The deployment of the NoC into several FPGAs requires the use of inter-FPGA communication links. The number and performance of external links restrict the bandwidth of communication. Currently, the number of inter-FPGA signals is considered as a substantial problem in NoC implemented on Multi-FPGA architectures. In this paper, we propose the integration…

Routing protocolComputer sciencebusiness.industryBandwidth (signal processing)Inter-FPGACollision[INFO.INFO-ES] Computer Science [cs]/Embedded SystemsMulti-FPGASoftware deploymentHardware_INTEGRATEDCIRCUITSAlgorithm designResource management[INFO.INFO-ES]Computer Science [cs]/Embedded Systems[ INFO.INFO-ES ] Computer Science [cs]/Embedded SystemsbusinessField-programmable gate arrayIndex Terms—Traffic CollisionNoCCollision avoidanceComputer network
researchProduct

TileCal optical multiplexer board 9U prototype

2007

This paper presents the architecture and the status of the optical multiplexer board (OMB) for the ATLAS/LHC Tile hadronic calorimeter (TileCal). This board will analyze the front-end data CRC to prevent bit and burst errors produced by radiation. Besides, due to its position within the data acquisition chain it will be used to emulate front-end data for tests. The first two prototypes of the final OMB 9U version have been produced at CERN. Detailed design issues and manufacture features of these prototypes are described. These prototypes are being validated whereas some firmware developments are being implemented in the programmable devices of the board. Functional descriptions of the boar…

ScheduleEngineeringLarge Hadron ColliderFirmwarebusiness.industrycomputer.software_genreMultiplexerData acquisitionSingle event upsetNuclear electronicsEmbedded systemField-programmable gate arraybusinesscomputer
researchProduct

Efficient FPGA Implementation of a Knowledge-Based Automatic Speech Classifier

2005

Speech recognition has become common in many application domains, from dictation systems for professional practices to vocal user interfaces for people with disabilities or hands-free system control. However, so far the performance of Automatic Speech Recognition (ASR) systems are comparable to Human Speech Recognition (HSR) only under very strict working conditions, and in general far lower. Incorporating acoustic-phonetic knowledge into ASR design has been proven a viable approach to rise ASR accuracy. Manner of articulation attributes such as vowel, stop, fricative, approximant, nasal, and silence are examples of such knowledge. Neural networks have already been used successfully as dete…

Settore ING-INF/05 - Sistemi Di Elaborazione Delle InformazioniArtificial neural networkDictationComputer sciencebusiness.industrySpeech recognitionField programmable gate arrays (FPGA)artificial neuralPerceptronManner of articulationKnowledge baseUser interfacebusinessField-programmable gate arrayClassifier (UML)Neural networks
researchProduct

An Embedded Module for Iris Micro-Characteristics Extraction

2009

In this paper a new approach, based on iris micro-characteristics, has been used to make possible an embedded biometric extractor. This recognition approach is based on ophthalmologic studies that have proven the existence of different micro-characteristics as well as fingerprint minutiae. These micro-characteristics are permanent and immutable and they can be used to create strong and robust identification systems.Biometric recognition systems are critical components of our everyday lives. Since such electronic products evolve to software intensive systems, where software, becoming larger, more complex and prevalent, introduces many problems in the development phases. The development of em…

Settore ING-INF/05 - Sistemi Di Elaborazione Delle InformazioniBiometricsbusiness.industryComputer scienceembedded software intensive systems iris micro-characteristics embedded module FPGA technologies biometric system.Feature extractionFingerprint recognitionIdentification (information)SoftwareEmbedded systemIRIS (biosensor)Field-programmable gate arraybusinessReactive systemComputer hardware
researchProduct

Design and implementation of an embedded coprocessor with native support for 5D, quadruple-based Clifford algebra

2013

Geometric or Clifford algebra (CA) is a powerful mathematical tool that offers a natural and intuitive way to model geometric facts in a number of research fields, such as robotics, machine vision, and computer graphics. Operating in higher dimensional spaces, its practical use is hindered, however, by a significant computational cost, only partially addressed by dedicated software libraries and hardware/software codesigns. For low-dimensional algebras, several dedicated hardware accelerators and coprocessing architectures have been already proposed in the literature. This paper introduces the architecture of CliffordALU5, an embedded coprocessing core conceived for native execution of up t…

Settore ING-INF/05 - Sistemi Di Elaborazione Delle InformazioniCoprocessorSpeedupComputational Theory and MathematicsClifford algebra Computational geometry Embedded coprocessors Application-specific processors FPGA-based prototypingHardware and ArchitectureComputer scienceClifford algebraParallel computingComputational geometryField-programmable gate arraySoftwareTheoretical Computer Science
researchProduct