Search results for "PGA"

showing 10 items of 244 documents

A portable instrument for the location and identification of defects generating PD

2011

A portable instrument based on an antenna probe and suitable for partial discharge detection, have been characterized through both laboratory and on-site experiments carried out on coils and stator windings of ac rotating machines. The antenna probe allows the capture of electromagnetic waves in a bandwidth of 0.1–100 MHz. Pulse signals and ac supply voltage reference are obtained by means of high-pass and low-pass filters, respectively, so avoiding the need of a direct connection with the objects under test. By this way, real-time phase resolved partial discharge patterns can be derived. Results of a comparison of the diagnostic information provided by PD patterns due to conducted and irra…

EngineeringPartial Discharges; Insulation Systems; Rotating Machines; DiagnosticsRotating Machinebusiness.industryStatorAcousticsLow-pass filterPartial DischargesBandwidth (signal processing)Electrical engineeringCurrent transformerlaw.inventionInsulation SystemsInsulation SystemSettore ING-IND/31 - ElettrotecnicaRotating MachinesElectromagnetic coillawPartial dischargePartial DischargeHigh-pass filterbusinessDiagnosticsDiagnostics FPGA Partial Discharges SensorsVoltage reference
researchProduct

Compact instrumentation for radiation tolerance test of flash memories in space environment

2010

Aim of this work is the description of a test equipment, designed to be integrated on board of a microsatellite, able to investigate the radiation tolerance of non-volatile memory arrays in a real flight experiment. An FPGA-based design was adopted to preserve a high flexibility degree. Besides standard Program/Read/Erase functions, additional features such as failure data screening and latch-up protection have been implemented. The instrument development phase generated, as a by-product, a non-rad-hard version of the instrument that allowed performing in-situ experiments using 60Co and 10 MeV Boron irradiation facilities on Ground. Preliminary measurement results are reported to show the i…

EngineeringTolerance analysisbusiness.industrySystem testingSettore ING-INF/01 - ElettronicaFlash memorySpace equipmentNon-volatile memoryNon-volatile memoryFPGA-based instrumentationRadiation hardneInstrumentation (computer programming)businessField-programmable gate arrayRadiation hardeningInstrumentationComputer hardwareSpace environment
researchProduct

Reconfigurable digital instrumentation based on FPGA

2004

A novel application of FPGA to realize digital test equipment is proposed. It takes advantage of the dynamic reconfigurability of FPGAs so easily tailoring custom test functions in the same instrument. This results in high effective, compact and low cost instruments.

Engineeringbusiness.industryDigital instrumentationReconfigurabilityIntegrated circuit designFPGA reconfigurable systems instrumentationSettore ING-INF/01 - ElettronicaProgrammable logic arrayReconfigurable computingProgrammable logic deviceAutomatic test equipmentEmbedded systemHardware_ARITHMETICANDLOGICSTRUCTURESbusinessField-programmable gate array
researchProduct

Hardware implementation of a robust adaptive filter: Two approaches based in High-Level Synthesis design tools

2009

Abstract Adaptive filters are used in a wide range of applications. Impulsive noise affects the proper operation of the filter and the adaptation process. This noise is one of the most damaging types of signal distortion, not always considered when implementing algorithms. Field Programmable Gate Array (FPGA) are widely used for applications where timing requirements are strict. Nowadays, two main design processes can be followed, namely, Hardware Description Language (HDL) and a High Level Synthesis (HLS) design tool for embedded system design. This paper describes the FPGA implementation of an adaptive filter robust to impulsive noise using two approaches based in HLS and the implementati…

Engineeringbusiness.industryHardware description languageDesign toolAdaptive filterFilter (video)Adaptive systemHigh-level synthesisbusinessField-programmable gate arraycomputerComputer hardwarecomputer.programming_languageFPGA prototype
researchProduct

FPGA implementation of a fuel cell emulator

2010

Fuel cell based systems are usually tested with the aid of high-cost and complex auxiliary devices. A fuel cell emulator is an attractive solution for preliminary downward system test. The emulator replaces the effective power source saving cost, volume and hydrogen reserve still ensuring high-accuracy of test results. The use of a highperformance fuel cell model is essential for a successful conclusion of the overall design process. Although the proposed emulator is suitable for each fuel cell type and power level, a 10W Proton Exchange Membrane Fuel Cell emulator is designed and tested. An FPGA based controller models the fuel cell steady-state and dynamic behaviour, including temperature…

Engineeringbusiness.industryInterface (computing)fuel cell emulator FPGASystem testingProton exchange membrane fuel cellProcess designSettore ING-INF/01 - ElettronicaModeling and simulationControl theorybusinessField-programmable gate arrayMATLABcomputerSimulationcomputer.programming_language
researchProduct

Exploring FPGA‐Based Lock‐In Techniques for Brain  Monitoring Applications

2017

Functional near‐infrared spectroscopy (fNIRS) systems for e‐health applications usually suffer from poor signal detection, mainly due to a low end‐to‐end signal‐to‐noise ratio of the electronics chain. Lock‐in amplifiers (LIA) historically represent a powerful technique helping to improve performance in such circumstances. In this work a digital LIA system, based on a Zynq® field programmable gate array (FPGA) has been designed and implemented, in an attempt to explore if this technique might improve fNIRS system performance. More broadly, FPGA‐based solution flexibility has been investigated, with particular emphasis applied to digital filter parameters, needed in the digital LIA, and its …

Engineeringhardware description language (HDL) near‐infrared  spectroscopy (NIRS)light emitting diode (LED)Computer Networks and Communicationslcsh:TK7800-836002 engineering and technologysilicon photomultiplier (SiPM)Settore ING-INF/01 - Elettronica01 natural sciencesSignaldigital lock‐in amplifier (DLIA)law.invention hardware description language (HDL)microprocessorslawVHDL0202 electrical engineering electronic engineering information engineeringElectronic engineeringDetection theoryElectrical and Electronic EngineeringField-programmable gate arraycomputer.programming_languagebusiness.industryNoise (signal processing)lcsh:Electronics010401 analytical chemistryEmphasis (telecommunications)near‐infrared spectroscopy (NIRS)020206 networking & telecommunications0104 chemical sciences light emitting diode (LED) microprocessorsfield programmable gate array (FPGA)Microprocessordigital lock‐in amplifier (DLIA)Hardware and ArchitectureControl and Systems EngineeringSignal Processingbusinessdigital lock‐in amplifier (DLIA); field programmable gate array (FPGA); near‐infrared  spectroscopy (NIRS); hardware description language (HDL); light emitting diode (LED); silicon  photomultiplier (SiPM); microprocessors field programmable gate array (FPGA) silicon  photomultiplier (SiPM)Digital filtercomputerComputer hardwareElectronics
researchProduct

Nanoseconds Timing System Based on IEEE 1588 FPGA Implementation

2019

Clock synchronization procedures are mandatory in most physical experiments where event fragments are readout by spatially dislocated sensors and must be glued together to reconstruct key parameters (e.g. energy, interaction vertex etc.) of the process under investigation. These distributed data readout topologies rely on an accurate time information available at the frontend, where raw data are acquired and tagged with a precise timestamp prior to data buffering and central data collecting. This makes the network complexity and latency, between frontend and backend electronics, negligible within upper bounds imposed by the frontend data buffer capability. The proposed research work describ…

EthernetFOS: Computer and information sciencesNuclear and High Energy PhysicsEye diagram; field-programmable gate arrays (FPGAs); front-end electronics; hardware; synchronization; timing systemfront-end electronicEye diagramtiming systemSerial communicationData bufferNetwork topology01 natural sciencesClock synchronizationNOComputer Science - Networking and Internet ArchitecturePE2_20103 physical sciencesSynchronization (computer science)hardwareElectrical and Electronic EngineeringNetworking and Internet Architecture (cs.NI)010308 nuclear & particles physicsbusiness.industrySettore FIS/01 - Fisica Sperimentalefront-end electronicsNuclear Energy and Engineeringfield-programmable gate arrays (FPGAs)Precision Time ProtocolbusinesssynchronizationComputer hardwareData link layer
researchProduct

Resource-efficient hardware implementation of a neural-based node for automatic fingerprint classification

2017

Modern mobile communication networks and Internet of Things are paving the way to ubiquitous and mobile computing. On the other hand, several new computing paradigms, such as edge computing, demand for high computational capabilities on specific network nodes. Ubiquitous environments require a large number of distributed user identification nodes enabling a secure platform for resources, services and information management. Biometric systems represent a useful option to the typical identification systems. An accurate automatic fingerprint classification module provides a valuable indexing scheme that allows for effective matching in large fingerprint databases. In this work, an efficient em…

Fingerprint classificationField programmable gate array (FPGA)INF/01 - INFORMATICAWeightless neural networkWeightless neural networksMobile and ubiquitous ComputingField programmable gate array (FPGA); Fingerprint classification; Mobile and ubiquitous Computing; Virtual neuron; Weightless neural networksVirtual neuronMobile and Ubiquitous Computing Fingerprint Classification Weightless Neural Net- works Virtual Neuron Field Programmable Gate Array (FPGA)
researchProduct

Brief an Garlieb H. Merkel

1798

Ms. 930a, Nr. 10, Bl. 26r-28v Schmidt-Phiseldeck, Konrad von. Brief an Garlieb H. Merkel, Kopenhagen, am 6. März 1798 Autora rokraksts / Autograph, vācu un latīņu val. / Deutsch und Latein [6] lpp. / S. Attēlu numuri / Bildnummern: 930a-010-1 – 930a-010-6 Der Verfasser äußert zum Beginn seines Briefes erneut sein Bedauern über die räumliche Trennung und wünscht sich, nach Italien zu reisen. Weimar, wo Merkel zum gegebenen Zeitpunkt wahrscheinlich weilte, glorifiziert Schmidt-Phiseldeck mit der Bezeichnung als „Weimar-Athen“. Gleichzeitig drückt der Verfasser seine Enttäuschung über die Politik Frankreichs bezüglich der Schweiz aus, erkennt aber in der Neutralität seiner neuen Heimat Dänemar…

Gēte J. V. Priekšspēle no "Fausts"Schimmelmann Heinrich Ernst Graf (1747-1831)Weimar-AthenJournal des Odin Wolf [„Morgen-Posten“ bzw. „Journal for Politik Natur og Menneskekundskab“]MusenLiteraturSneedorff Hans Christian (1759-1824)Baden Jacob (1735-1804)„Classische Annalen“ des Prof. Olufsen [„Økonomiske Annaler“]kāzas] [slazds [šeit]Reinhold Karl Leonhard (1757 od. 1758-1823 od. 1825)Gamborg Anders (1753-1833)VerfassungGrazienlauku mājaHauch Adam Wilhelm (1755-1838)Šillers Frīdrihs (1759-1805)satversmeWickede Friedrich Bernhard von (1748-1825)fizikaFalk Johann(es) Daniel (1768-1826)Brun Friederike Sophie Christiane (1765-1835)Wolff Odin (1760-1830)Gēte Johans Volfgangs (1749-1832)deutsche Spracheschwedische LiteraturRichter Johann Paul Friedrich (auch Jean Paul 1763-1825)Baden Torkil (1765-1849)Merķelis Garlībs Helvigs (1769-1850)Thaarup Thomas (1749-1821)Boye Johannes (1756-1830)Armenwesenuzvedumu aizliegumsPressefreiheitGoethe Johann Wolfgang (1749-1832)Saniför (?)] [Samsøe Ole Johan (1759-1796) [hier]HolšteinaDruckfreiheitMerkel Garlieb Helvig (1769-1850)MedizinerHolsteinSander Johann Daniel (1759-1825)Schiller Friedrich. „Wallenstein“Altertum IslandsRomas SenātsApgaismības laikmetsFranzosennabadzībapreses brīvībavācu valodaSchiller Friedrich (1759-1805)Karaliskās Dānijas komisijaHyperboräer [sagenhaftes Volk in der antiken Mythologie]Frimann Christopher (1742-1791)zviedru literatūrapiespiedu aktsMoralistEpikūrsgrācijasPhysikPublikumSeekadettakademieDänischer Königlicher StaatsratSenatus Populusque Romanus [S.P.Q.R.]Epikurmatemātika:HUMANITIES and RELIGION [Research Subject Categories]Brun Johan Christian Constantin (1746-1836)frančiKorrespondenz zur Literatur DänemarksKöniglich dänische KommissionBaggesen Jens Immanuel (1764-1826)vācu literatūramediķiRafn Carl Gottlob (1769-1808) [Ratte (?)]AufführungsverbotVeimāra-AtēnasMathematikZwangsediktTreschow Niels (1751-1833)Wickenschedes Hausnespējnieku patversmemoralizētājsAufklärungDānijas karalistes Valsts padomeFrimann Claus (1746-1829)sarakste par dāņu literatūruhiperborejideutsche LiteraturSchmidt-Phiseldeck Konrad v. (1770-1832)Schultz Johann Matthias (1771-1849)jūras kadetu akadēmijaSchmidt-Phiseldeck Konrad von (1770-1832)Heiberg Peter Andreas (1758-1841)Krebs Heinrich Johannes (1742-1804)Hochzeit] [Fallgrube [hier]liturģijaThorkelin Grímur Jónsson (1752-1829)alkasLode [Lodde (?)] Barthold Johan (1706-1788)Ringelsen (?)Liturgiedrukas brīvībaStorm Edvard (1749-1794)Hamburger Einrichtung [Allgemeine Armenanstalt]Šillers Frīdrihs. "Vallenšteins"Originalgeist. Goethes Vorspiel [Anfang von Faust I]Islandes senatnepublikaOlufsen Oluf Christian (1764-1827)Pram Christen Henriksen (1756-1821)SehnsuchtSneedorff Frederik (1760-1792)Nyerup Rasmus (1759-1829)Rahbek Knud Lyne (1760-1830)Voigt Johann Heinrich (1751-1823)Hornemann Christian (1759-1793)mūzasSuhm Peter Frederik (1728-1798)literatūraSchimmelmann Magdalene Charlotte Hedevig (1757-1816)
researchProduct

A novel hardware accelerator for the HEVC intra prediction

2015

International audience; A novel hardware accelerator for the High Efficiency Video Coding (HEVC) intra prediction is presented in this paper in order to reduce the computation complexity within this standard and to accelerate the concerned calculations. We propose a new pipelined structure that we called Processing Element (PE) to execute all angular modes, and we repeat it in five paths that our architecture composed of. We present also another structure to carry out the Planar mode. This architecture supports all intra prediction modes for all prediction unit sizes. The synthesis results show that our design can run at 213 MHz for Xilinx Virtex 6 and is capable to process real time 120 10…

HEVC0209 industrial biotechnologyAdderVirtexComputer scienceProcessing element020208 electrical & electronic engineering1080pFPGAs02 engineering and technologyParallel computingIntra prediction[SPI]Engineering Sciences [physics]020901 industrial engineering & automationPlanar0202 electrical engineering electronic engineering information engineering[ SPI ] Engineering Sciences [physics]Hardware accelerationField-programmable gate arrayCoding (social sciences)
researchProduct