6533b86dfe1ef96bd12ca8b1

RESEARCH PRODUCT

Low complexity digital background calibration algorithm for the correction of timing mismatch in time-interleaved ADCs

Asgar AbbaszadehEsmaeil Najafi AghdamAlfredo Rosado-muñoz

subject

010302 applied physicsSpurious-free dynamic rangeComputer scienceDynamic range020208 electrical & electronic engineeringGeneral EngineeringSkewAnalog-to-digital converter02 engineering and technologyReconstruction filter01 natural scienceslaw.inventionReduction (complexity)law0103 physical sciences0202 electrical engineering electronic engineering information engineeringWidebandRepresentation (mathematics)Algorithm

description

Abstract A low-complexity post-processing algorithm to estimate and compensate for timing skew error in a four-channel time-interleaved analog to digital converter (TIADC) is presented in this paper, together with its hardware implementation. The Lagrange interpolator is used as the reconstruction filter which alleviates online interpolator redesign by using a simplified representation of coefficients. Simulation results show that the proposed algorithm can suppress error tones for input signal frequency from 0 to 0.4 f s . The proposed structure has, at least, 41% reduction in the number of required multipliers. Implementation of the algorithm, for a four-channel 10-bit TIADC, show that, for a 0.4 f s input signal frequency, the Signal to Noise and Distortion Ratio (SNDR) and Spurious-Free Dynamic Range (SFDR) are improved 31.26 dB and 43.7 dB, respectively. Our proposed approximation technique does not degrade the performance of system, resulting in the same SNDR and SFDR as the exact coefficient values. In addition, the proposed structure provides an acceptable performance in the presence of wideband signals.

https://doi.org/10.1016/j.mejo.2018.11.019